# Reliability issues in GaN and SiC power devices

## Tetsuzo Ueda

Power Electronics Development Center, Automotive & Industrial Systems Company, Panasonic Corporation 3-1-1 Yagumo-nakamachi, Moriguchi-shi, Osaka 570-8501, Japan Phone: +81-6-6906-4940, E-mail: ueda.tetsuzo@jp.panasonic.com

Abstract— GaN and SiC have been widely investigated for future power switching systems with high efficiencies. So far, prototypes of working transistors using these wide bandgap materials have demonstrated the superior performances suggesting the great potential. Remaining tasks for the commercialization include finding niche applications as entry ones with the well-established reliability. In this paper, recent progress of the GaN and SiC power devices developed at Panasonic is reviewed. After reviewing the reliability issues in the conventional transistors, normally-off GaN Gate Injection Transistors (GITs) and SiC Diode-integrated MOSFET (DioMOS) free from the degradations are presented. These state-of-the-art GaN and SiC devices are very promising for practical applications.

Keywords; Gallium Nitride (GaN), Silicon Carbide (SiC), Current collapse, Gate Injection Transistor (GIT), Diode-integrated MOS (DioMOS)

### I. INTRODUCTION

Gallium Nitride (GaN) and Silicon Carbide (SiC) are very promising wide bandgap semiconductors suitable for power switching applications. The superior properties of the materials would make the switching systems highly efficient and very compact. So far, working transistors with low on-state resistances and high breakdown voltages by these materials have been demonstrated together with highly efficient switching systems with them. This implies that maturity of the device technologies are reaching to the level of their commercialization and the remaining tasks should be finding niche applications as the entry ones accepting the inherent uncertainties and high costs of the new devices. Figure 1 shows how the future markets of the wide bandgap semiconductors are shared by GaN and SiC. Since the increase of the breakdown voltage of GaN transistors is limited up to 1000V by the existing epitaxial growth technology of GaN on Si substrates, medium range of the output power with relatively high operating frequencies is the target for GaN. SiC should cover rather higher output power taking advantages of the SiC's high breakdown voltages and better thermal conductivity. Challenges to persuade the system designers include better understanding of the switching behavior, the thermal management to overcome high power density, and the reliability. In particular, the reliability needs to be well understood and established to extend the market of the promising wide bandgap semiconductors.

The presented work on GaN power devices is partly supported by the New Energy and Industrial Technology Development Organization (NEDO), Japan, under the Strategic Development of Energy Conservation Technology Project and the Energy Saving Innovative Technology Development Project.

In this paper, the basic structures and the reliability issues of GaN and SiC transistors are discussed. GaN Gate Injection Transistor (GIT) and SiC DioMOS (Diode integrated MOSFET) developed at Panasonic are shown as unique examples of the structures. Current collapse in GaN and degradation of SiC MOSFET are explained as the issues followed by results of the reliability study for the above GaN GITs and SiC DioMOS free from the above degradations.



Fig.1 Potential applications of GaN and SiC power switching transistors.

# II. GAN POWER DEVICES AND RELIABILITY

## A. Structures and Issues of GaN Transistors

GaN transistors, in general, utilize the AlGaN/GaN hetero structures where two dimensional electron gas (2DEG) with high carrier density and high electron mobility is formed [1,2]. The devices have lateral configurations on the insulating buffer enabling high speed switching taking advantages of the low parasitic capacitances. Recently, most of the reported GaN powers switching transistors are formed on Si substrates since the fabrication cost can be dramatically reduced [3-6]. A schematic cross section of the epitaxial structure shown in Fig.2 is an example to relax the strain in the film caused by the lattice and the thermal mismatches. The wafer diameter has been extended up to 8 inch at largest, so far [6]. The structure of a conventional AlGaN/GaN heterojunction field effect transistor (HFET) with a Schottky-metal gate is shown in Fig.3.

The figure also shows a possible origin of the degradations. The degradation appears as the change of the current and resistances occasionally with the failure of the passivation films and/or electrodes. The dominant origins of the degradation have been damaging at the gate edge, leading gate leakage increase, electron trapping in the GaN/AlGaN layers and/or in the passivation films and hot electrons related trap generation [7,8]. The most serious technical issue especially at high drain voltages has been "current collapse" in which the drain current is decreased after applying high drain voltages [9]. The phenomenon is described in Fig.4. The elimination of the above-mentioned trapping with the relief of the electric fields has been solving the collapse resulting in available GaN samples for the examination of the switching systems. In



Fig.2 A schematic cross section of AlGaN/GaN hetero-structure grown on a Si substrates.



Fig.3 Structure of a conventional AlGaN/GaN HFET in which possible origins of the degradations are also shown.



Fig.4 Current collapse observed in GaN transistors.

addition, a notable achievement for the GaN transistors is the commercialization of high frequency power transistors to be used for cellular base stations. Although the applied drain voltage has been up to 50V, the devices are free from the above degradations demonstrating the possibility for the failure-free GaN transistors at further high voltages.

## B. Gate Injection Transistors (GITs) and Reliability

Inherent high carrier concentration in the AlGaN/GaN has been making the normally-off operation of the GaN transistor very difficult. The normally-off operation is a mandatory requisite for power switching transistors to ensure the safe operation of the switching systems. Gate Injection Transistors (GITs) solve the issue by placing a p-type AlGaN gate over the heterojunction, which fully depletes the channel under the gate [4]. Injection of holes from the p-gate enhances the formation of the electrons at the channel, which can be called as conductivity modulation, resulting in low on-state resistance and high drain current even in the normally-off transistors. A schematic cross section of the GIT with the operating principle is shown in Fig.5. The DC characteristics of the GIT working samples are summarized in Table 1. The notable characteristics are the low R<sub>on</sub>Q<sub>g</sub> (R<sub>on</sub>: on-state resistance, Q<sub>g</sub>: gate charge) of 700mΩnC which is one thirteenth smaller than that of state-ofthe-art superjunction Si MOS indicating far better potential for the high speed switching. The current collapse of the GIT on a Si substrate is characterized by so-called pulsed current-voltage (I-V) measurements. Very short pulses of the drain and the gate voltages from both the zero-bias state and the off-state are applied. Identical I-V characteristics for both with and without bias stress as shown in Fig.6 imply that the GITs are free from the current collapse. The on-state resistances after the off-state stress are measured for various drain voltages up to 600V as



Fig.5 A schematic cross section of a GIT with the operating principle.

summarized in Fig.7. No apparent change of the on-state resistances in the figure implies that the fabricated GITs are free from the current collapse owing to the improved device structure and the processing to eliminate the trapping effects. Note that the slight increase of the dynamic on-state resistances is presumably due to the increase of the temperature by the given multi-pulses. Among the various test of the reliability, the results of high temperature reverse bias tests are summarized in Fig.8. The leakage current and the threshold voltage are stable over 1000 hours which is a good indication of the maturity of the device technologies. So far, standard reliability tests based on the JEDEC standards are qualified for the GITs. Progress of the GIT devices with the improved reliability would be able to find a niche application as an entry one, which would be followed by the wide-spread use of GaN transistors in the near future.

Table 1 Summary of DC characteristics of GaN GITs on Si substrates.

| Threshold voltage V <sub>th</sub>           | 1.2V (Normally-off)   |
|---------------------------------------------|-----------------------|
| Blocking voltage $BV_{ds}$                  | 600V                  |
| Raiting current (continuous) I <sub>d</sub> | 15A                   |
| On-state resistance R <sub>on</sub>         | $65 \mathrm{m}\Omega$ |
| Gate charge Q <sub>g</sub>                  | 11nC                  |



Fig.6 Pulsed I-V characteristics for the fabricated GITs on Si.



Fig.7 On-state resistances of GITs on Si after pulsed off-state stress by various drain voltages.





Fig.8 Results of high temperature reverse bias tests for (a) off-state leakage current, (b) threshold voltage of GIT on Si.

# III. SIC POWER DEVICES AND RELIABILITY

## A. Structures and Issues of SiC Transistors

SiC devices are formed on SiC substrate taking advantages of the improved quality of the bulk crystal and the epitaxially grown SiC film on the off-axis substrates [10-12]. The material properties of SiC depend on the poly-type and the choice for the power transistors has been 4H-SiC since it serves higher electron mobility with good bulk quality. The device configuration developed for the mass production so far has been double-diffused MOSFET (DMOS) which has been commonly employed for existing Si power MOSFET. MOSgate structures and their processing have been investigated for working SiC transistors together with the ion implantation techniques to enable the planar structure. A typical structure of the SiC DMOS and the reliability issues studied so far are summarized in Fig.10. In addition to the improvement of the interfacial properties at the thermal oxide over SiC, suppression of the shift of the threshold gate voltages after applying high positive or negative voltages has been a critical issue for the reliability [13,14]. Typical data of the shifts are shown in Fig.11. High gate voltage presumably causes the trapped electrons or holes dependent on the polarity of the gate voltages resulting in the shift of the threshold voltages. Additional issue for the reliability is the degradation of body diode based on pn junction as shown in Fig.12. The origin is believed to be a formation of the basal-plane dislocations and the improvement of the epitaxial quality would be necessary to solve it [15,16]. So far, in order to avoid the degradation of the body diode and

to flow fly-wheel current with smaller reverse conduction loss and fast recovery, SiC Schottky barrier diodes (SBDs) are connect in parallel with the MOSFET. The introduction of the SBDs has doubled the total chip cost in the SiC-based power circuits, although it enables the operation free from the degradation of the body diodes.

Issue1: Shift of  $V_{th}$  after application of high positive/negative gate bias



Issue2: Degradation of body diode

Fig. 10 A schematic cross section of the conventional SiC DMOS with the reliability issues.





Fig.11 Shift of the threshold voltages of conventional SiC MOSFETs after applying high (a) positive and (b) negative gate voltages.



Fig.12 Degradation of the body diode in a conventional SiC DMOS

## B. Diode-integrated MOSFET (DioMOS) and Reliability

A Diode-integrated MOS (DioMOS) structure has been proposed to reduce the total chip cost in the SiC-based switching system [17,18]. Figure 13 shows the schematic cross section in which additional channel epitaxial layer is formed under the gate insulator. This channel layer serves the path for the reverse diode current so that the reverse current does not flow at the integrated body diode. The basic operation of the DioMOS is that the potential barrier for the electrons at the reverse conduction is lowered down to 0.8eV underneath the gate by the thin channel epitaxial layer with heavy n-type doping. The change of the potential diagram at the MOS gate depending on the doping profile of the channel is shown in Fig.14. The lowered barrier height corresponds to the build-in voltage of the reverse diode in the DioMOS. Typical I-V characteristics of the SiC DioMOS are shown in Fig.15, where low built-in voltage of the reverse diode is confirmed. Table 2 summarizes the DC characteristics of the fabricated DioMOS with the breakdown voltages are over 1200V and the high drain current over 25A by a single chip. No shift of the threshold voltages is confirmed for both positive gate bias up to 15V and negative value to -15V. The DioMOS is inherently free from the degradation of the body diode since the forward current



Fig. 13 A schematic cross section of SiC DioMOS.

does not flow at the pn junction. High temperature reverse bias tests for the SiC DioMOS are conducted, of which the typical results are shown in Fig.16. The stable characteristics up to 1000 hours indicate that the demonstrated DioMOS with sufficient reliability is applicable to practical switching applications.



Fig.14 Potential diagrams of SiC DioMOS at the gate, in which thinner channel with higher doping concentration lowers the potential barrier along to the channel.



Fig.15 Forward and reverse I-V characteristics of the fabricated SiC DioMOS.

Table 2 Summary of DC characteristics of SiC DioMOS.

| Threshold voltage V <sub>th</sub>           | 4.5V (Normally-off)   |
|---------------------------------------------|-----------------------|
| Blocking voltage BV <sub>ds</sub>           | 1700V                 |
| Raiting current (continuous) I <sub>d</sub> | 25A                   |
| On-state resistance R <sub>on</sub>         | $40 \mathrm{m}\Omega$ |
| Built-in voltage of diode V <sub>f0</sub>   | 0.8V                  |





Fig.16 Results of high temperature reverse bias tests for (a) off-state leakagae current and (b) variation of threshold voltages of SiC DioMOS.

## IV. CONCLUSIONS

State-of-the-art GaN and SiC power switching devices developed at Panasonic are reviewed after summarizing the conventional devices and the reliability issues for them. Normally-off GaN GITs on Si substrates are free from current collapse up to 600V which is sufficiently good for the practical switching applications. SiC DioMOS, which integrates the reverse diode, can reduce the total chip cost in the system. It shows stable operation free from the shift of the threshold voltages after the application of high gate bias and the degradation of the body diodes. The presented GaN and SiC power devices have passed the high temperature reverse bias tests over 1000 hours and thus very promising for highly efficient power switching systems in the future.

### **ACKNOWLEDGMENTS**

The author would like to acknowledge Dr. M.Kubo for his encouragement and advices throughout the research work. Special thanks to Dr. D.Ueda and Dr. T.Tanaka for the development of GaN devices for their help and advices. The author also would like to thank Mr. E.Fuji for the development of SiC devices for his help and advices. The presented devices

are the results of collaborating works by the members of Green Innovation Development Center and Power Electronics Development Center, Panasonic Corporation, to whom the author would like to give sincere thanks. The author would like to acknowledge Prof. G.Meneghesso for the discussions and advices on the reliability study of GaN.

### REFERENCES

- [1] M. A. Khan, J. M. Van Hove, J. N. Kuznia, and D. T. Olson, "High electron mobility GaN/AlxGa1-xN heterostructures grown by lowpressure metalorganic chemical vapor deposition," *Appl. Phys. Lett.*, vol.58, no.21, pp. 2408-2410, 1991.
- [2] O. Ambacher, J. Smart, J. R. Shealy, N. G. Weimann, K. Chu, M.Murphy, W. J. Schaff, L. F. Eastman, R. Dimitrov, L. Wittmer, M. Stutzmann, W. Rieger, and J. Hilsenbeck, "Two-Dimensional electron gases induced by spontaneous and piezoelectric polarization charges in N- and Ga-face AlGaN/GaN heterostructures," J. Appl. Phys. vol. 85, pp.3222-3233, 1999.
- [3] M. Hikita, M. Yanagihara, K. Nakazawa, H. Ueno, Y. Hirose, T. Ueda, Y. Uemoto, T. Tanaka, D. Ueda, and T. Egawa, "350V/150A AlGaN/GaN power HFET on Silicon substrate with source-via grounding (SVG) structure," *IEEE Trans. Electron Device*, vol.52, no.9, pp1963-1968, 2005.
- [4] Y. Uemoto, M. Hikita, H. Ueno, H. Matsuo, H. Ishida, M. Yanagihara, T. Ueda, T. Tanaka, D. Ueda, "Gate Injection Transistor (GIT)—A Normally-Off AlGaN/GaN Power Transistor Using Conductivity Modulation," *IEEE Trans. Electron Device*, vol.54, no.12, pp3393-3399, 2007.
- [5] T. Ueda, T. Tanaka, and D. Ueda, "GaN Transistors for Power Switching and Millimeter-wave Applications," *International Journal of High Speed Electronics and Systems*, vol.19, pp. 145-152, 2009.
- [6] M. Ishida, T. Ueda, T. Tanaka, and D. Ueda, "GaN on Si Technologies for Power Switching Devices," *IEEE Trans. Electron Device*, vol.60, no.10, pp3053-3059, 2013.
- [7] G. Meneghesso, G. Verzellesi, F. Danesin, F. Rampazzo, F. Zanon, A. Tazzoli, M. Meneghini, E. Zanoni, "Reliability of GaN High-Electron-Mobility Transistors: State of the Art and Perspectives," *IEEE Trans. Device and Materials and Reliability*, vol.8, no.2, pp332-343, 2008.
- [8] G. Meneghesso, M. Meneghini, A. Tazzoli, N. Ronchi, A. Stocco, A. Chini, and E. Zanoni, "Reliability issues of Gallium Nitride High

- Electron Mobility Transistors," *Int. J. Microwave and Wireless Technologies*, vol.2, no.1, pp.39-50, 2010.
- [9] K. Tanaka, M. Ishida, T. Ueda, and T. Tanaka, "IEffects of Deep Trapping States at High Temperatures on Transient Performance of AlGaN/GaN Heterostructure Field-Effect Transistors," *Jpn. J. Appl. . Phys.*, vol.52, pp. 04CF07-1-5, 2013.
- [10] N. Kuroda, K. Shibahara, W. S. Yoo, S. Nishino, H. Matsunami, "Step-controlled VPE growth of SiC single crystals at low temperatures," Ext. Abstr. 19th Conf. on Solid State Devices and Materials, pp.227, 1987.
- [11] T. Ueda, H. Nishino, and H. Matsunami, "Crystal growth of SiC by step-controlled epitaxy," J. Crystal Growth, vol.104, no.3, pp.695-700, 1990
- [12] T. Kimoto, H. Nishino, W. S. Yoo, and H. Matsunami, "Growth mechanism of 6H-SiC in step-controlled epitaxy," *J. Appl. Phys.*, vol. 73, no.2, pp.726-732, 1993.
- [13] J. S. Suehle, J. B. Bernstein, Y. Shapira, A. J. Lelis, D. Habersat, and N. Goldsman, "Characterization of Transient Gate Oxide Trapping in SiC MOSFETs Using Fast I-V Techniques," *IEEE Trans. Electron Device*, vol.55, no.8, pp.2004-2012, 2008.
- [14] T. Okayama, S. D. Arthur, J. L. Garrett, and M.V. Rao, "Bias-stress induced threshold voltage and drain current instability in 4H–SiC DMOSFETs," *Solid State Electronics*, vol.52, pp.164-170, 2008.
- [15] J.J. Sumakeris, J.P. Bergman, M.K. Das, C. Hallin, B.A. Hull, E. Janzén, H. Lendenmann, M.J. O'Loughlin, M.J. Paisley, S. Ha, M. Skowronski, J. W. Palmour, and C.H. Carter, Jr., "Techniques for Minimizing the Basal Plane Dislocation Density in SiC Epilayers to Reduce Vf Drift in SiC Bipolar Power Devices," *Materials Science Forum* vols. 527-529, pp.141-146, 2006.
- [16] M.K. Dasa, J. J. Sumakeris, B. A. Hull, and J. Richmond, "Evolution of Drift-Free, High Power 4H-SiC PiN Diodes," *Materials Science Forum* vols. 527-529, pp. 1329-1334, 2006.
- [17] M. Uchida, N. Horikawa, K. Tanaka, K. Takahashi, T. Kiyosawa, M. Hayashi, M. Niwayama, O. Kusumoto, K. Adachi, C. Kudou, M. Kitabatake, "Novel SiC power MOSFET with integrated unipolar internal inverse MOS-channel diode," *IEEE IEDM Tech. Dig.*, Washington D.C., USA, December 2011, pp. 26.6.1 26.6.4.
- [18] A. Ohoka, N. Horikawa, T. Kiyosawa, H. Sorada, M. Uchida, Y. Kanzawa, K. Sawada, T. Ueda, and E. Fujii, "40mΩ / 1700V DioMOS (Diode in SiC MOSFET) for High Power Switching Applications," *Materials Science Forum* vols. 778-780, pp. 911-914, 2014.